Show simple item record

dc.contributor.authorCheema, Hammad M.en_US
dc.contributor.authorMahmoudi, Rezaen_US
dc.contributor.authorRoermund, Arthur H. M.en_US
dc.date.accessioned2017-06-19T09:23:34Z
dc.date.available2017-06-19T09:23:34Z
dc.date.issued2010en_US
dc.identifier.isbn904819279Xen_US
dc.identifier.isbn9789048192793en_US
dc.identifier.otherHPU5160127en_US
dc.identifier.urihttps://lib.hpu.edu.vn/handle/123456789/25681
dc.description.abstractThe promising high data rate wireless applications at millimeter wave frequencies in general and 60 GHz in particular have gained much attention in recent years. However, challenges related to circuit, layout and measurements during mm-wave CMOS IC design have to be overcome before they can become viable for mass market.60-GHz CMOS Phase-Locked Loops focusing on phase-locked loops for 60 GHz wireless transceivers elaborates these challenges and proposes solutions for them. The system level design to circuit level implementation of the complete PLL, along with separate implementations of individual components such as voltage controlled oscillators, injection locked frequency dividers and their combinations, are included. Furthermore, to satisfy a number of transceiver topologies simultaneously, flexibility is introduced in the PLL architecture by using new dual-mode ILFDs and switchable VCOs, while reusing the low frequency components at the same time.en_US
dc.format.extent206 p.en_US
dc.format.mimetypeapplication/pdfen_US
dc.language.isoenen_US
dc.publisherSpringeren_US
dc.subjectPhase-Locked Loopsen_US
dc.subject60 GHzen_US
dc.subjectCMOSen_US
dc.title60-GHz CMOS Phase-Locked Loopsen_US
dc.typeBooken_US
dc.size3,311Kben_US
dc.departmentTechnologyen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record