Please use this identifier to cite or link to this item: http://lib.hpu.edu.vn/handle/123456789/23299
Title: Designing TSVs for 3D Integrated Circuits
Authors: Khan, Nauman
Hassoun, Soha
Keywords: Through-silicon vias
TSVs
Integrated circuits
Power grid design
Issue Date: 2013
Publisher: Springer-Verlag New York
Series/Report no.: SpringerBriefs in Electrical and Computer Engineering
Abstract: This book explores the challenges and presents best strategies for designing Through-Silicon Vias (TSVs) for 3D integrated circuits. It describes a novel technique to mitigate TSV-induced noise, the GND Plug, which is superior to others adapted from 2-D planar technologies, such as a backside ground plane and traditional substrate contacts. The book also investigates, in the form of a comparative study, the impact of TSV size and granularity, spacing of C4 connectors, off-chip power delivery network, shared and dedicated TSVs, and coaxial TSVs on the quality of power delivery in 3-D ICs. The authors provide detailed best design practices for designing 3-D power delivery networks. Since TSVs occupy silicon real-estate and impact device density, this book provides four iterative algorithms to minimize the number of TSVs in a power delivery network. Unlike other existing methods, these algorithms can be applied in early design stages when only functional block- level behaviors and a floorplan are available. Finally, the authors explore the use of Carbon Nanotubes for power grid design as a futuristic alternative to Copper.
URI: https://lib.hpu.edu.vn/handle/123456789/23299
ISBN: 978-1-4614-5507-3
978-1-4614-5508-0
Appears in Collections:Technology

Files in This Item:
File Description SizeFormat 
637_Designing_TSVs_for_3D_Integrated_Circuits.pdf
  Restricted Access
1.76 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.