Show simple item record

dc.contributor.authorKovalev, Mikhailen_US
dc.contributor.authorMuller, Silvia Melittaen_US
dc.contributor.authorPaul, Wolfgang J.en_US
dc.date.accessioned2017-07-25T03:42:09Z
dc.date.available2017-07-25T03:42:09Z
dc.date.issued2014en_US
dc.identifier.isbn978-3-319-13905-0en_US
dc.identifier.isbn978-3-319-13906-7en_US
dc.identifier.otherHPU5160328en_US
dc.identifier.urihttps://lib.hpu.edu.vn/handle/123456789/26229
dc.description.abstractThis monograph is based on the third author's lectures on computer architecture, given in the summer semester 2013 at Saarland University, Germany. It contains a gate level construction of a multi-core machine with pipelined MIPS processor cores and a sequentially consistent shared memory. The book contains the first correctness proofs for both the gate level implementation of a multi-core processor and also of a cache based sequentially consistent shared memory. This opens the way to the formal verification of synthesizable hardware for multi-core processors in the future. Constructions are in a gate level hardware model and thus deterministic. In contrast the reference models against which correctness is shown are nondeterministic. The development of the additional machinery for these proofs and the correctness proof of the shared memory at the gate level are the main technical contributions of this work.en_US
dc.format.extent359 p.en_US
dc.format.mimetypeapplication/pdfen_US
dc.language.isoenen_US
dc.publisherSpringeren_US
dc.subjectComputer architectureen_US
dc.subjectA multi-core machineen_US
dc.subjectPipelined MIPS processor coresen_US
dc.titleA Pipelined Multi-core MIPS Machine Hardware Implementation and Correctness Proofen_US
dc.typeBooken_US
dc.size5,618Kben_US
dc.departmentTechnologyen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record