Please use this identifier to cite or link to this item: http://lib.hpu.edu.vn/handle/123456789/26229
Title: A Pipelined Multi-core MIPS Machine Hardware Implementation and Correctness Proof
Authors: Kovalev, Mikhail
Muller, Silvia Melitta
Paul, Wolfgang J.
Keywords: Computer architecture
A multi-core machine
Pipelined MIPS processor cores
Issue Date: 2014
Publisher: Springer
Abstract: This monograph is based on the third author's lectures on computer architecture, given in the summer semester 2013 at Saarland University, Germany. It contains a gate level construction of a multi-core machine with pipelined MIPS processor cores and a sequentially consistent shared memory. The book contains the first correctness proofs for both the gate level implementation of a multi-core processor and also of a cache based sequentially consistent shared memory. This opens the way to the formal verification of synthesizable hardware for multi-core processors in the future. Constructions are in a gate level hardware model and thus deterministic. In contrast the reference models against which correctness is shown are nondeterministic. The development of the additional machinery for these proofs and the correctness proof of the shared memory at the gate level are the main technical contributions of this work.
URI: https://lib.hpu.edu.vn/handle/123456789/26229
ISBN: 978-3-319-13905-0
978-3-319-13906-7
Appears in Collections:Technology

Files in This Item:
File Description SizeFormat 
328_A_Pipelined_Multi_core_MIPS_Machine.pdf
  Restricted Access
5.62 MBAdobe PDFThumbnail
View/Open Request a copy


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.